# Journal of Chemical and Pharmaceutical Research, 2014, 6(7):585-593



**Research Article** 

ISSN: 0975-7384 CODEN(USA): JCPRC5

# **FPGA-based implementation of circular interpolation**

# Mingyu Gao, Jiaxiang Lou, Jilong Ye and Zhanxiong Wu

Hang Zhou Dian Zi University, Hang Zhou, China

# ABSTRACT

Owing to arithmetic speed's influence of computer software, the accuracy and speed of numerical control system's feed based on software interpolation are subject to certain restrictions. FPGA-based realization of four kinds of hardware circular interpolation algorithm in this paper, the hardware logic designed with verilog hardware description language, and the actual trajectory verified by ModelSim simulation and coordinate draw point; ARM+FGPA-based implementations of four circular interpolation algorithms do the verifications in two axes architecture automatic CNC machine tool. From the results, improved min-error interpolation has the best precision and efficiency among the four interpolations. So this interpolation algorithm has superior practical value on CNC machine tools and industrial robots.

Key words: DDA interpolation, min-error interpolation, FPGA, CNC system

# INTRODUCTION

Machine tool motion is achieved through interpolation in CNC systems, so interpolation algorithm [1-3] affects the processing speed and precision directly. Interpolation task is to calculate the coordinates of several intermediate points between the start and end of the part's contour, making the coordinates of track are set by the interpolation curve. Since calculation's time of each point directly affect the control speed of the CNC system, and the accuracy affect the final geometric precision [4-5]. So the interpolation algorithm is critical to performance of CNC system devices, it is seen as the core technology of CNC system devices.

There are high requirements for real-time motion control in modern high-speed CNC systems, although software interpolator has advantages, the software interpolation [6] affects by restriction of synchronous output. So the speed, accuracy, and efficiency of interpolator algorithm are difficult to meet the performance requirements of high-speed and real-time control. The way to solve this problem is to give full play to the respective advantages of software and hardware, the real-time demanding task implemented by specially designed hardware. Due to the design of FPGA is parallel, multi-threaded and online programming, and FPGA has the advantages of both high speed and low cost, while overcomes the shortage of dedicated processor's inflexibility. Therefore, FPGA-based hardware interpolation [7] has a high practical value, and it is suitable for high efficiency and high precision of the workplace. Finally, the transmission of instructions, parameters between ARM [8] processor and FPGA [9] is through the parallel bus of FSMC, which meets the requirement of real-time better.

# **BY-POINT COMPARISON INTERPOLATION**

By-Point comparison interpolation [10] is compare current coordinate value with theoretical trajectory to judge whether the point at the top or bottom (maybe inside or outside) of the given trajectory and determine the direction of the next step. If current point is at the bottom (inside) of Z-axis, then next step is to move to the top (outside) of the given trajectory; similarly, if current point is at the top (outside) of the given trajectory, then next step is to move to the bottom (inside) of the given trajectory. Thus, judge current position while move a step, determines next step and approaches the given trajectory until the end of interpolation.

Assuming that arc radius is r, to processing a quarter of the first quadrant circle, starting point is and end point is, so the arc equation is:

$$x^2 + y^2 = r^2(1)$$

Then write the deviation judgment formula:

$$F = x^2 + y^2 - r^2 (2)$$

We can summary out the relative position of relationship between the arc and the target, as follows:

When F < 0 the fixed point P is inside of the set arc;

When F = 0, the fixed point P falls on the given arc;

When F > 0, the fixed point P is outside of the set arc.



Fig. 1: Sketch of by-point comparison interpolation

From Fig. 1, we can deduce that, when the deviation judgment formula of point P corresponding to is less than 0, then X axial feeds and the next point is  $(x_i, y_i + 1)$ , the deviation judgment formula is re-calculated as follow:

$$F(x_{i+1}, y_{i+1}) = x^{2} + (y+1)^{2} - r^{2} = F(x_{i}, y_{i}) + 2y + 1$$
(3)

When the deviation judgment formula of point P corresponding to is greater or equal to 0, then -Y axial feeds and the next point is  $(x_i + 1, y_i)$ , the deviation judgment formula is re-calculated as follow:

$$F(x_{i+1}, y_{i+1}) = (x+1)^2 + y^2 - r^2 = F(x_i, y_i) + 2x + 1$$
(4)

Finally, the start point is on the circle, so we can give out the initial value of deviation judgment formula:

$$F(x_0, y_0) = 0$$
(5)

By-point comparison algorithm implemented on FPGA is relatively simple, and the required logic resource is not too much, but the algorithm outputs only signal axle pulse not both when feeding, so the processing efficiency can't be higher.

#### **DDA INTERPOLATION**

Digital integral interpolation interpolation is also called mathematical differential analysis interpolation, referred to as DDA. After a unit time interval, each axis accumulates a value to a register and this value is related to current coordinate position. When the accumulator register is more than a set value which we called overflow, the corresponding axis output a pulse, the accumulator register subtracts the set value and the remainder is used for the next calculation. When calculate non-linear interpolation, DDA need to change the accumulated value by current coordinate position, which makes unavoidable rounding error.



Fig. 2: Sketch of DDA interpolation

From Fig. 2, assuming the arc radius is r, so the equation of circle is  $x^2 + y^2 = r^2$ . Partial derivative obtained for x, we can know:

$$\frac{dy}{dx} = -\frac{x}{y}(6)$$

From the DDA interpolation, the interpolation formulas of both axils are as follows:

$$x = \sum_{i=1}^{m} \Delta x = \sum_{i=1}^{m} v_x \bullet \Delta t = k \sum_{i=1}^{m} y_i (7)$$
$$y = \sum_{i=1}^{m} \Delta y = \sum_{i=1}^{m} v_y \bullet \Delta t = -k \sum_{i=1}^{m} x_i (8)$$

Lastly, we give out the initial value of accumulated overflow formula, because accumulated value is compared with the long axis and short axis, it's always less than or equal to the long axis, there must be a certain lag. So the initial value of the register need loading value firstly. Here we take a preset number of half-loading interpolation for improving the speed and accuracy of the interpolation.

#### **MIN-ERROR INTERPOLATION**

Min-error interpolation [12] is that according the minimum deviation among A to N, B to N and C to N to do each feed. This interpolation is realized by comparing the distance of three points, so the realization of FPGA hardware interpolation algorithm needs a large amount of register variables, which makes waste of the logical resource when applying for more register variables.



Fig. 3: Sketch of min-error interpolation

From Fig. 3, assuming the radius of circular arc is r, start point is  $S(x_0, y_0)$ , and end point is  $E(x_e, y_e)$ . Point N is

on the arc, and also  $A(x_i + 1, y_i - 1)$ ,  $B(x_i, y_i - 1)$ ,  $C(x_i + 1, y_i)$ . Arc equation is  $x^2 + y^2 = r^2$ . Then deviation judgment formula is:

$$F_{i} = x_{i}^{2} + y_{i}^{2} - r^{2} (9)$$

$$n_{1} = (x_{i} + 1)^{2} + (y_{i} - 1)^{2} - r^{2} = F_{i} + 2x_{i} - 2y_{i} + 2 (10)$$

$$n_{2} = x_{i}^{2} + (y_{i} - 1)^{2} - r^{2} = F_{i} - 2y_{i} + 1 (11)$$

$$n_{3} = (x_{i} + 1)^{2} + y_{i}^{2} - r^{2} = F_{i} + 2x_{i} + 1 (12)$$

By comparing the distance of n1, n2 and n3, we can know the feed direction:

(1) When n1 is the smallest, the curve closed the point , so the feed direction feeds both and , the new deviation formula is:

$$F_{i+1} = (x_i + 1)^2 + (y_i - 1)^2 - R^2 = F_i + 2x_i - 2y_i + 2$$
(13)

② When n2 is the smallest, the curve closed the point, so the feed direction is , the new deviation formula is:

$$F_{i+1} = x_i^2 + (y_i - 1)^2 - R^2 = F_i - 2y_i + 1 (14)$$

③ When n3 is the smallest, the curve closed the point , so the feed direction is , the new deviation formula is:

$$F_{i+1} = (x_i + 1)^2 + y_i^2 - R^2 = F_i + 2x_i + 1$$
(15)

Finally, the start point is on the circle, so we can give out the initial value of deviation judgment formula:

$$F_0 = 0$$
 (16)

Assuming the current point is at , According to the principle of min-error interpolation and distance of n1, n2 and n3, we can get the next pulse feed direction. The output pulse can be made uniformly, quickly and efficiently, and the interpolation algorithm is easier to be realized. But this interpolation needs much logic elements.



Fig. 4: Sketch of improved min-error interpolation

#### IMPROVED MIN-ERROR INTERPOLATION

The controller in order to make it easier to get the min-error interpolation achieved, here we propose a new algorithm which can achieve the min-error algorithm without knowing three points. We select the -Y axis (when |k|>1) as the longer axis. Compare the deviation between the direction of longer axis and diagonal line, and the feed direction is same as the direction of smaller deviation. In this paper, we decide the direction through the coordinate of middle point

like point mid. This interpolation uses the less logic elements because of the less register variables. So this interpolation can be used well in the limited logic elements of FPGA.

As shown in **Fig4**, now the processing point is located in the slope  $|\mathbf{k}| > 1$ , assuming the radius of circular arc is r, start point is  $A(x_0, y_0)$ , and end point is  $B(x_e, y_e)$ . Then deviation judgment formula is:

$$F_i = x_i^2 + y_i^2 - r^2 (17)$$

Due to p1  $(x_{p1}, y_{i+1})$ , so it is satisfies with the formula  $x_{p1}^2 + y_{i+1}^2 = r^2$ , which  $y_{i+1} = y_i - 1$ . So we can know  $x_{p1}^2 = r^2 - y_{i+1}^2 = r^2 - (y_i - 1)^2 = x_i^2 - F_i + 2y_i - 1$ .

Taking  $d_1 = x_{p1}^2$  and  $d_2 = x_{mid}^2 = (x_i + \frac{1}{2})^2$ , then:

$$d_1 - d_2 = 2y_i - x_i - \frac{5}{4} - F_i$$
(18)

Remove the denominator we can get formula:

$$4(d_1 - d_2) = 8y_i - 4x_i - 5 - 4F_i$$
 (19)

We can know whether the shorter axis feeding by judged the symbol of  $d_1 - d_2$ :

① when  $d_1 - d_2 \ge 0$ , the curve is closed the point m, then the feed direction is .New deviation judgment formula:

$$F_{i+1} = x_{i+1}^{2} + y_{i+1}^{2} - r^{2} = F_{i} + 2x - 2y + 2$$
(20)

(2) when  $d_1 - d_2 < 0$ , the curve is closed the point n, then the shorter axis does nothing .New deviation judgment formula:

$$F_{i+1} = x_{i+1}^{2} + y_{i+1}^{2} - r^{2} = F_{i} - 2y + 1$$
(21)

Finally, the start point is on the circle, so we can give out the initial value of deviation judgment formula:

$$F(x_0, y_0) = 0$$
 (22)

Similarly, we can know the case of  $|\mathbf{k}| < 1$ . The improved min-error interpolation is realized just by the coordinate of middle point and switch between longer axis and the other. This interpolation is less than min-error interpolation on register variables, so we can save more logic resource with this interpolation.



Fig. 5: Simulation waveform of by-point comparison interpolation

### REALIZATIONS OF FOUR INTERPOLATION ALGORITHM WITH FPGA

This article uses the veriloglanguage to achieve hardware interpolation algorithm, with ModelSimdo the simulation

waveforms of a radius is 5 of 1/4 smooth round. Which coordinates the arc start point is (5,0) and end point is (0,5).



Fig. 6: Simulation waveform of DDA interpolation

| IYuanHu/dk         | St0 | าบบาทกาทบาท | hummunu          | hunnun     | hounnad | hnnnunnn | ງການທານທາ | າກປະເທດທານປະເທດ |
|--------------------|-----|-------------|------------------|------------|---------|----------|-----------|-----------------|
| /YuanHu/rst        | St1 |             |                  |            |         |          |           |                 |
| /YuanHu/Start_X0   | 0   | 0           |                  |            |         |          |           |                 |
| /YuanHu/Start_Z0   |     | 5           |                  |            |         |          |           |                 |
| /YuanHu/End_X1     |     | 5           |                  |            |         |          |           |                 |
| 💌 🍫 /YuanHu/End_Z1 |     | 0           |                  |            |         |          |           |                 |
| MuanHu/Step_Fre    | 8   | 8           |                  |            |         |          |           |                 |
| /YuanHu/Clock_Dir  | St1 |             |                  |            |         |          |           |                 |
| IYuanHu/Syn        | St0 |             |                  |            |         |          |           |                 |
| /YuanHu/X_Pwm_Out  | 0   |             |                  |            |         |          |           |                 |
| /YuanHu/Z_Pwm_Out  |     |             |                  |            |         |          |           |                 |
| /YuanHu/Busy       |     |             |                  |            |         |          |           |                 |
| /YuanHu/pwm_busy   | 0   |             |                  |            |         |          |           |                 |
| /YuanHu/pwm_syn    | 0   |             |                  |            |         |          |           |                 |
| 🖬 🎝 /YuanHu/Val_x  |     | 0           | )1               | 12         | (3)     | )5       |           |                 |
| 🖸 🍫 /YuanHu/Val_z  |     | 5           |                  |            | (4 );   | )2       | <u>(1</u> | Xo.             |
| 🖸 🥠 /YuanHu/Val_f  | 0   | 0)1         | )(4              | Xo         |         | )4       | )1        | X0              |
| /YuanHu/Val_n1     | 12  | 0)-8        | )-5              | 0          |         | 4 )1     | 2 (11     | )12             |
| /YuanHu/Val_n2     |     | 0)-9        | ) <del>.</del> 8 | <u>)-s</u> | )-7     | -5 X1    | 0         | )1              |
| A YuanHu/Val_n3    | 11  | io 11       | <u>)</u> 4       | 19         | 17      | 9 11     | 5 ľ12     | Ĭ11             |

Fig. 7: Simulation waveform of min-error interpolation



Fig. 8: Simulation waveform of improved min-error interpolation

Here are the generic signals in the simulation waveform : clk is the clock signal; rst is the reset signal;  $Start \_ X0$ ,  $Start \_ Z0$ ,  $End \_ X1$  and  $End \_ Z1$  represent the starting point and end point coordinates; Syn is a synchronization start signal;  $X \_ Pwm \_ Out$  and  $Z \_ Pwm \_ Out$  is the interpolation pulse output; Busy indicates when the interpolation is finish;  $Val \_ x$  and  $Val \_ z$  show the current coordinate values. In Fig.5, the  $Val \_ f$  represents the deviation judgment formula. In Fig.6,  $Sum \_ X$  and  $Sum \_ Z$  represent two accumulator registers in DDA. In Fig. 7,  $Val \_ f$ ,  $Val \_ n_1$ ,  $Val \_ n_2$  and  $Val \_ n_3$  represent the deviation judgment formula  $F_i$ ,  $n_1$ ,  $n_2$  and  $n_3$ .

#### THE ANALYSIS OF SPEED AND ACCURACY

According to the actual pulse waveform of FPGA, we can get four kinds of interpolation trajectory, which are shown in **Fig. 9**:



Fig. 9: Four kinds of interpolation trajectory about arc

Where the blue line represents the actual trajectory interpolation, red represents the ideal arc. The arrows indicate the direction of servo feed. The comparison of the four interpolations for processing the same circular arc is shown as table 1. Table 1 also lists the number of processing steps (inversely related to the number of steps and the processing speed), processing accuracy (error) and logic resource used, while the error can be obtained with the normalized values.

| Pulse and error       | by-point comparison | DDA Min-error |       | Improved min-error |  |
|-----------------------|---------------------|---------------|-------|--------------------|--|
| Pulse                 | 10                  | 0             | -     | -                  |  |
| (unit : minimum step) | 10                  | 8             | /     | /                  |  |
| Error                 | 0.977               | 0.295         | 0.295 | 0.295              |  |
| (unit : minimum step) | 0.877               | 0.385         | 0.385 | 0.385              |  |
| logic elements        | 690                 | 724           | 792   | 724                |  |

Table 1: processing speed , error and logic resources of four kinds circular interpolation

According to the diagram of simulation and interpolation trajectories, we can learn that:

① by-point comparison interpolation, each feed direction only could be one of the axes, so the two feed axes can't be achieved simultaneously, the processing required 10 steps, and normalization of errors is 0.877, but the logic elements required are less.

② DDA, the initial value of accumulator register is set to a half of the major axis with semi-loaded method. X axis and Z axis can feed simultaneously, but the feed must under the condition of overflow of the accumulator register, the processing of this arc requires 8 steps, normalization of errors is 0.385, and the logic elements required are less than min-error interpolation.

③ min-error interpolation, determine the next pulse feed direction by error of each interpolation directly, the direction is the same as the closest point among the three points. X axis and Z axis can feed simultaneously and no need to wait the overflow of the accumulator register, so the processing efficiency would be higher. The processing of this arc requires 7 steps, normalization of errors is 0.385, but the logic elements required are more than other interpolations.

(4) improved min-error interpolation, firstly, the longer axis is selected, and then judge the shorter one feeds or not after each interpolation, X axis and Z axis can feed simultaneously and no need to wait the overflow of the accumulator register, so the processing efficiency would be higher. The processing of this arc requires 7 steps, normalization of errors is 0.385, and the logic elements required are only 724 logic elements, which less than

min-error interpolation.

FPGA-based hardware interpolator has achieved good results in the processing tests of efficiency and accuracy. And real-time of communication between ARM and FPGA by FSMC bus is good. Meanwhile, to the dedicated interpolation controller, the cost of this hardware interpolator can be well controlled. **Fig.10** is the actual processing test of improved min-error interpolation.



Fig. 10: The actual processing test of improved min-error interpolation

#### CONCLUSION

ARM and FPGA-based hardware interpolator has a high real-time performance and a good cost advantage. To this interpolator realized by improved min-error interpolation, by-point comparison is worse in terms of speed and precision, and DDA is worse in terms of process's speed despite of the same precision. The logic elements of improved min-error interpolation are less than min-error interpolation, so the proposed hardware interpolator is worthy of application and generalization.

By-point comparison interpolation is suitable for the general economical CNC systems, DDA can be used in low-end requirements which don't need high processing efficiency because of its high process precision, while improved min-error interpolation is widely used in the high precision CNC systems and industrial robots.

#### REFERENCES

[1] PANG, Qi-shou, and Yu-sheng FENG. *Manufacturing Automation 6* (2009): 018.

[2] Hua, Yan, Zuo Jian-min, and Wang Mu-lan. Mod ern Manufacturing Engineering 9 (2007): 016.

[3] TAN, Yong, Zhi-sen WANG, and Xiao-jing YAN. *Journal of Hefei University of Technology (Natural Science)* 6 (**2004**): 008.

[4] Guoyong Zhao, Hongjing An, Qingzhi Zhao, *Journal of Computers*, vol 8, no 6 (2013), 1512-1519, jun 2013.

[5] G Zhixiang Shao, RuifengGuo, Jie Li, JianJun Peng, *Journal of Software*, vol 6, no 10 (2011), 2056-2063, oct 2011.
[6] Chen, Z. Y., W. Guo, and C. X. Li. *Industrial Electronics and Applications, 2006 1ST IEEE Conference on. IEEE*, 2006.

[7] WANG, Fang, and Kun-qi WANG. "Hardware Interpolation of Motion Control System Based on CPLD." *Journal of Xi'an Technological University 3* (2008): 007.

[8] STM32F407xx.pdf(http://www.st.com/web/en/resource/technical/document/datasheet/DM00037051.pdf).

[9] Cyclone\_II\_Device\_Handbook.pdf(http://www.st.com/web/en/resource/technical/document/datasheet/DM00037 051.pdf).

[10] Huang Bin ; Wu Chunxue. The research and realization of Circular interpolation track based on the Point-to-point comparison method of CNC in Scilab, *Networking and Digital Society (ICNDS), 2010 2nd International Conference on* , May **2010**, pp. 267 - 269.

[11] Chen, C.-Y.; Liao, P.-S.; Cheng, C.-C.; Jong, G.-F. Design and Implementation of Real-time NURBS Interpolator for Motion Control, *Industrial Electronics and Applications*, **2007**. *ICIEA 2007*. *2nd IEEE Conference on*, May **2007**, pp. 426 - 431.

[12] Ungureanu-Anghel, D. ;Belci, D.-I. ; Raduca, E. ;Raduca, M. Minimum vicinity interpolation algorithms for

calculation of trajectory processing for a model of CNC machine tool. *Computational Cybernetics and Technical Informatics (ICCC-CONTI), 2010 International Joint Conference on*, May **2010**, pp. 367-372.